# SIXTH EDITION

# The Essentials of Computer Organization and Architecture

Linda Null



© Jones & Bartlett Learning LLC, an Ascend Learning Company. NOT FOR SALE OR DISTRIBUTION



World Headquarters Jones & Bartlett Learning 25 Mall Road Burlington, MA 01803 978-443-5000 info@jblearning.com www.jblearning.com

Jones & Bartlett Learning books and products are available through most bookstores and online booksellers. To contact Jones & Bartlett Learning directly, call 800-832-0034, fax 978-443-8000, or visit our website, www.jblearning.com.

Substantial discounts on bulk quantities of Jones & Bartlett Learning publications are available to corporations, professional associations, and other qualified organizations. For details and specific discount information, contact the special sales department at Jones & Bartlett Learning via the above contact information or send an email to specialsales@jblearning.com.

#### Copyright © 2024 by Jones & Bartlett Learning, LLC, an Ascend Learning Company

All rights reserved. No part of the material protected by this copyright may be reproduced or utilized in any form, electronic or mechanical, including photocopying, recording, or by any information storage and retrieval system, without written permission from the copyright owner.

The content, statements, views, and opinions herein are the sole expression of the respective authors and not that of Jones & Bartlett Learning, LLC. Reference herein to any specific commercial product, process, or service by trade name, trademark, manufacturer, or otherwise does not constitute or imply its endorsement or recommendation by Jones & Bartlett Learning, LLC and such reference shall not be used for advertising or product endorsement purposes. All trademarks displayed are the trademarks of the parties noted herein. *The Essentials of Computer Organization and Architecture, Sixth Edition* is an independent publication and has not been authorized, sponsored, or otherwise approved by the owners of the trademarks or service marks referenced in this product.

There may be images in this book that feature models; these models do not necessarily endorse, represent, or participate in the activities represented in the images. Any screenshots in this product are for educational and instructive purposes only. Any individuals and scenarios featured in the case studies throughout this product may be real or fictitious but are used for instructional purposes only.

#### 26120-2

#### **Production Credits**

Vice President, Product Management: Marisa R. Urbano Vice President, Content Strategy and Implementation: Christine Emerton Director, Product Management: Ray Chew Director, Content Management: Donna Gridley Content Strategist: Melissa Duffy Content Coordinator: Mark Restuccia Director, Project Management and Content Services: Karen Scott Manager, Project Management: Jackie Reynen Project Manager: Jennifer Risden Senior Digital Project Specialist: Carolyn Downer

#### Library of Congress Cataloging-in-Publication Data

Names: Null, Linda, author.

Title: The essentials of computer organization and architecture / Linda Null. Description: Sixth edition. | Burlington, Massachusetts : Jones & Bartlett Learning, [2024] | Includes bibliographical references and index. Identifiers: LCCN 2022062125 | ISBN 9781284259438 (paperback) Subjects: LCSH: Computer organization. | Computer architecture. Classification: LCC QA76.9.C643 N85 2024 | DDC 004.2/2–dc23/eng/20230123 LC record available at https://lccn.loc.gov/2022062125

6048

Printed in the United States of America 26 25 24 23 10 9 8 7 6 5 4 3 2 1 Marketing Manager: Mark Adamiak Content Services Manager: Colleen Lamy Product Fulfillment Manager: Wendy Kilborn Composition: Straive Cover Design: Briana Yates Media Development Editor: Faith Brosnan Rights & Permissions Manager: John Rusk Rights Specialist: James Fortney and Liz Kincaid Cover Image (Title Page, Part Opener, Chapter Opener): © Paggi Eleanor/Shutterstock Printing and Binding: Sheridan Books In memory of my husband, Tim Wahls, who exemplified the beauty and wonder in everything around me and taught me that love does not end with death. How amazingly lucky I was to have someone who made saying goodbye so difficult.

—L. M. N.

© Jones & Bartlett Learning LLC, an Ascend Learning Company. NOT FOR SALE OR DISTRIBUTION.

# Contents

|         | Prefa   | ace          |                                                                   | xvii |  |  |
|---------|---------|--------------|-------------------------------------------------------------------|------|--|--|
| CHAPTER | Intro   | Introduction |                                                                   |      |  |  |
| 1       | 1.1     | Overv        | iew 1                                                             |      |  |  |
|         | 1.2     | Comp         | uter Systems 3                                                    |      |  |  |
|         |         | 1.2.1        | The Main Components of a Computer 3                               |      |  |  |
|         |         | 1.2.2        | System Components 4                                               |      |  |  |
|         |         | 1.2.3        | Classification of Computing Devices 6                             |      |  |  |
|         | 1.3     | An Ex        | ample System: Wading Through the Jargon 7                         |      |  |  |
|         | 1.4     | Stand        | ards Organizations 23                                             |      |  |  |
|         | 1.5     | Histor       | rical Development 25                                              |      |  |  |
|         |         | 1.5.1        | Generation Zero: Mechanical Calculating Machines (1642–1945) 25   |      |  |  |
|         |         | 1.5.2        | The First Generation: Vacuum Tube Computers (1945–1953) 29        |      |  |  |
|         |         | 1.5.3        | The Second Generation: Transistorized Computers (1954–1965) 31    |      |  |  |
|         |         | 1.5.4        | The Third Generation: Integrated Circuit Computers (1965–1980) 34 |      |  |  |
|         |         | 1.5.5        | The Fourth Generation: VLSI Computers (1980–????) 34              |      |  |  |
|         |         | 1.5.6        | Moore's Law 38                                                    |      |  |  |
|         | 1.6     | The C        | computer Level Hierarchy 39                                       |      |  |  |
|         | 1.7     | Cloud        | Computing: Computing as a Service 41                              |      |  |  |
|         | 1.8     | The F        | ragility of the Internet 46                                       |      |  |  |
|         | 1.9     | The ve       | on Neumann Model 48                                               |      |  |  |
|         | 1.10    | Non-v        | von Neumann Models 52                                             |      |  |  |
|         | 1.11    | Parall       | el Processors and Parallel Computing 53                           |      |  |  |
|         | Chapte  | r Summar     | y 57                                                              |      |  |  |
|         | Further | Reading      | 58                                                                |      |  |  |
|         | Refere  | nces 59      |                                                                   |      |  |  |

Review of Essential Terms and Concepts 60 Exercises 61

| CHAPTER | Data Representation in Computer Systems |             |                                                      |  |
|---------|-----------------------------------------|-------------|------------------------------------------------------|--|
| 2       | 2.1                                     | Intro       | luction 65                                           |  |
|         | 2.2                                     | Positi      | onal Numbering Systems 66                            |  |
|         | 2.3                                     | Conve       | erting Between Bases 68                              |  |
|         |                                         | 2.3.1       | Converting Unsigned Whole Numbers 68                 |  |
|         |                                         | 2.3.2       | Converting Fractions 70                              |  |
|         |                                         | 2.3.3       | Converting Between Power-of-2 Radices 73             |  |
|         | 2.4                                     | Signe       | d Integer Representation 73                          |  |
|         |                                         | 2.4.1       | Signed Magnitude 73                                  |  |
|         |                                         | 2.4.2       | Complement Systems 77                                |  |
|         |                                         | 2.4.3       | Excess-M Representation for Signed Numbers 83        |  |
|         |                                         | 2.4.4       | Unsigned Versus Signed Numbers 85                    |  |
|         |                                         | 2.4.5       | Computers, Arithmetic, and Booth's Algorithm 86      |  |
|         |                                         | 2.4.6       | Carry Versus Overflow 89                             |  |
|         |                                         | 2.4.7       | Binary Multiplication and Division Using Shifting 90 |  |
|         | 2.5                                     | Floati      | ng-Point Representation 93                           |  |
|         |                                         | 2.5.1       | A Simple Model 93                                    |  |
|         |                                         | 2.5.2       | Floating-Point Arithmetic 96                         |  |
|         |                                         | 2.5.3       | Floating-Point Errors 97                             |  |
|         |                                         | 2.5.4       | The IEEE-754 Floating-Point Standard 98              |  |
|         |                                         | 2.5.5       | Range, Precision, and Accuracy 101                   |  |
|         |                                         | 2.5.6       | Additional Problems with Floating-Point Numbers 102  |  |
|         | 2.6                                     | Chara       | acter Codes 105                                      |  |
|         |                                         | 2.6.1       | Binary-Coded Decimal 105                             |  |
|         |                                         | 2.6.2       | EBCDIC 107                                           |  |
|         |                                         | 2.6.3       | ASCII 107                                            |  |
|         |                                         | 2.6.4       | Unicode 110                                          |  |
|         | 2.7                                     | Error       | Detection and Correction 111                         |  |
|         |                                         | 2.7.1       | Cyclic Redundancy Check 112                          |  |
|         |                                         | 2.7.2       | Hamming Codes 115                                    |  |
|         | Chapte                                  | er Summar   | y 122                                                |  |
|         | Furthe                                  | r Reading   | 123                                                  |  |
|         | Refere                                  | ences 123   | 3                                                    |  |
|         | Review                                  | w of Essent | tial Terms and Concepts 124                          |  |
|         | Exerci                                  | ses 125     |                                                      |  |

137

**CHAPTER Boolean Algebra and Digital Logic** 3 3.1 Introduction 137 3.2 Boolean Algebra 138 3.2.1 Boolean Expressions 139 3.2.2 Boolean Identities 140 3.2.3 Simplification of Boolean Expressions 142 3.2.4 Complements 145 3.2.5 Representing Boolean Functions 146 3.3 Logic Gates 148 3.3.1 Symbols for Logic Gates 148 3.3.2 Universal Gates 149 3.3.3 Multiple Input Gates 151 3.4 Karnaugh Maps 152 3.4.1 Introduction 152 3.4.2 Description of Kmaps and Terminology 152 3.4.3 Kmap Simplification for Two Variables 154 3.4.4 Kmap Simplification for Three Variables 156 3.4.5 Kmap Simplification for Four Variables 158 3.4.6 Don't Care Conditions 161 3.4.7 Summary 162 3.5 Digital Components 163 3.5.1 Digital Circuits and Their Relationship to Boolean Algebra 163 3.5.2 Integrated Circuits 164 3.5.3 Putting It All Together: From Problem Description to Circuit 166 **Combinational Circuits** 170 3.6 3.6.1 Basic Concepts 170 3.6.2 Examples of Typical Combinational Circuits 170 3.7 Sequential Circuits 180 3.7.1 Basic Concepts 180 3.7.2 Clocks 180 3.7.3 Flip-Flops 181 3.7.4 Finite-State Machines 184 3.7.5 Examples of Sequential Circuits 193 3.7.6 An Application of Sequential Logic: Convolutional Coding and Viterbi Detection 199 3.8 **Designing Circuits** 204 Chapter Summary 206

# Further Reading 207

References 209

Review of Essential Terms and Concepts 209 Exercises 210

| CHAPTER | MAR     | RIE: An Introduction to a Simple Computer22                               | 225 |  |  |  |  |
|---------|---------|---------------------------------------------------------------------------|-----|--|--|--|--|
| 4       | 4.1     | Introduction 225                                                          |     |  |  |  |  |
|         | 4.2     | CPU Basics and Organization 225                                           |     |  |  |  |  |
|         |         | 4.2.1 The Registers 226                                                   |     |  |  |  |  |
|         |         | 4.2.2 The ALU 227                                                         |     |  |  |  |  |
|         |         | 4.2.3 The Control Unit 227                                                |     |  |  |  |  |
|         | 4.3     | The Bus 227                                                               |     |  |  |  |  |
|         | 4.4     | Clocks 231                                                                |     |  |  |  |  |
|         | 4.5     | The Input/Output Subsystem 233                                            |     |  |  |  |  |
|         | 4.6     | Memory Organization and Addressing 233                                    |     |  |  |  |  |
|         | 4.7     | MARIE 241                                                                 |     |  |  |  |  |
|         |         | 4.7.1 The Architecture 241                                                |     |  |  |  |  |
|         |         | 4.7.2 Registers and Buses 242                                             |     |  |  |  |  |
|         |         | 4.7.3 Instruction Set Architecture 244                                    |     |  |  |  |  |
|         |         | 4.7.4 Register Transfer Notation 247                                      |     |  |  |  |  |
|         | 4.8     | Instruction Processing 250                                                |     |  |  |  |  |
|         |         | 4.8.1 The Fetch–Decode–Execute Cycle 250                                  |     |  |  |  |  |
|         |         | 4.8.2 Interrupts and the Instruction Cycle 250                            |     |  |  |  |  |
|         |         | 4.8.3 MARIE's I/O 255                                                     |     |  |  |  |  |
|         | 4.9     | A Simple Program 255                                                      |     |  |  |  |  |
|         | 4.10    | A Discussion on Assemblers 258                                            |     |  |  |  |  |
|         |         | 4.10.1 What Do Assemblers Do? 258                                         |     |  |  |  |  |
|         |         | 4.10.2 Why Use Assembly Language? 260                                     |     |  |  |  |  |
|         | 4.11    | Extending Our Instruction Set 261                                         |     |  |  |  |  |
|         | 4.12    | A Discussion on Decoding: Hardwired Versus Microprogrammed<br>Control 268 |     |  |  |  |  |
|         |         | 4.12.1 Machine Control 268                                                |     |  |  |  |  |
|         |         | 4.12.2 Hardwired Control 271                                              |     |  |  |  |  |
|         |         | 4.12.3 Microprogrammed Control 276                                        |     |  |  |  |  |
|         | 4.13    | Real-World Examples of Computer Architectures 280                         |     |  |  |  |  |
|         |         | 4.13.1 Intel Architectures 281                                            |     |  |  |  |  |
|         |         | 4.13.2 MIPS Architectures 288                                             |     |  |  |  |  |
|         | Chapte  | r Summary 290                                                             |     |  |  |  |  |
|         | Further | Reading 292                                                               |     |  |  |  |  |

305

References 292 Review of Essential Terms and Concepts 294 Exercises 295 True or False 304

# A Closer Look at Instruction Set Architectures

5

CHAPTER

#### 5.1 Introduction 305

- 5.2 Instruction Formats 305
  - 5.2.1 Design Decisions for Instruction Sets 306
  - 5.2.2 Little Versus Big Endian 307
  - 5.2.3 Internal Storage in the CPU: Stacks Versus Registers 310
  - 5.2.4 Number of Operands and Instruction Length 311
  - 5.2.5 Expanding Opcodes 317

#### 5.3 Instruction Types 322

- 5.3.1 Data Movement 322
- 5.3.2 Arithmetic Operations 322
- 5.3.3 Boolean Logic Instructions 322
- 5.3.4 Bit Manipulation Instructions 323
- 5.3.5 Input/Output Instructions 323
- 5.3.6 Instructions for Transfer of Control 324
- 5.3.7 Special-Purpose Instructions 324
- 5.3.8 Instruction Set Orthogonality 324

#### 5.4 Addressing 325

- 5.4.1 Data Types 325
- 5.4.2 Address Modes 325

#### 5.5 Instruction Pipelining 328

- 5.6 Real-World Examples of ISAs 335
  - 5.6.1 Intel 335
  - 5.6.2 MIPS 336
  - 5.6.3 Java Virtual Machine 340
  - 5.6.4 ARM 344

Chapter Summary 351

Further Reading 352

References 353

Review of Essential Terms and Concepts 354

Exercises 355

True or False 361

7.2

7.3 7.4

> 7.4.1 7.4.2

7.4.3 7.4.4

| CHAPTER | Memory                                     |                       |                                                               | 363 |  |  |
|---------|--------------------------------------------|-----------------------|---------------------------------------------------------------|-----|--|--|
| 6       | 6.1 Introduction 363                       |                       |                                                               |     |  |  |
|         | 6.2                                        | 2 Types of Memory 363 |                                                               |     |  |  |
|         | 6.3                                        | The M                 | lemory Hierarchy 365                                          |     |  |  |
|         |                                            | 6.3.1                 | Locality of Reference 368                                     |     |  |  |
|         | 6.4                                        | Cache                 | Cache Memory 368                                              |     |  |  |
|         |                                            | 6.4.1                 | Cache Mapping Schemes 371                                     |     |  |  |
|         |                                            | 6.4.2                 | Replacement Policies 386                                      |     |  |  |
|         |                                            | 6.4.3                 | Effective Access Time and Hit Ratio 389                       |     |  |  |
|         |                                            | 6.4.4                 | When Does Caching Break Down? 390                             |     |  |  |
|         |                                            | 6.4.5                 | Cache Write Policies 391                                      |     |  |  |
|         |                                            | 6.4.6                 | Instruction and Data Caches 391                               |     |  |  |
|         |                                            | 6.4.7                 | Levels of Cache 394                                           |     |  |  |
|         | 6.5                                        | Virtua                | l Memory 395                                                  |     |  |  |
|         |                                            | 6.5.1                 | Paging 396                                                    |     |  |  |
|         |                                            | 6.5.2                 | Effective Access Time Using Paging 404                        |     |  |  |
|         |                                            | 6.5.3                 | Putting It All Together: Using Cache, TLBs, and Paging 405    |     |  |  |
|         |                                            | 6.5.4                 | Advantages and Disadvantages of Paging and Virtual Memory 407 |     |  |  |
|         |                                            | 6.5.5                 | Segmentation 408                                              |     |  |  |
|         |                                            | 6.5.6                 | Paging Combined with Segmentation 409                         |     |  |  |
|         | 6.6                                        | Real-V                | World Examples of Memory Management 409                       |     |  |  |
|         | Chapte                                     | er Summary            | y 411                                                         |     |  |  |
|         | Furthe                                     | r Reading             | 412                                                           |     |  |  |
|         | References 413                             |                       |                                                               |     |  |  |
|         | Review of Essential Terms and Concepts 413 |                       |                                                               |     |  |  |
|         | Exerci                                     | ses 414               |                                                               |     |  |  |
|         |                                            |                       |                                                               |     |  |  |
| CHAPTER | Inpu                                       | t/Outp                | ut Systems                                                    | 423 |  |  |
| 7       | 7.1                                        | Introd                | uction 423                                                    |     |  |  |

I/O and Performance 424 Amdahl's Law 424

I/O Control Methods 429

I/O Bus Operation 437

I/O Buses and Interfaces 441

Character I/O Versus Block I/O 437

I/O Architectures 427

#### 7.5 Data Transmission Modes 442 7.5.1 Parallel Data Transmission 442 7.5.2 Serial Data Transmission 445 7.6 Disk Technology 446 7.6.1 Hard Disk Drives 448 7.6.2 Solid-State Drives 451 7.7 **Optical Disks** 454 7.7.1 CD-ROM 455 7.7.2 DVD 456 7.7.3 Blue-Violet Laser Discs 456 7.8 RAID 458 7.8.1 RAID Level 0 459 7.8.2 RAID Level 1 460 RAID Level 2 460 7.8.3 7.8.4 RAID Level 3 461 7.8.5 RAID Level 4 462 7.8.6 RAID Level 5 463 7.8.7 RAID Level 6 464 7.8.8 RAID DP 465 7.8.9 Hybrid RAID Systems 466 7.9 The Future of Data Storage 470 Chapter Summary 474 Further Reading 475 References 476 Review of Essential Terms and Concepts 477

Exercises 479

| CHAPTER | S |
|---------|---|
| 8       |   |

# **Alternative Architectures**

- 8.1 Introduction 485
- 8.2 RISC Machines 486
- 8.3 Flynn's Taxonomy 494

#### 8.4 Parallel and Multiprocessor Architectures 497

- 8.4.1 Superscalar and VLIW 498
- 8.4.2 Vector Processors 500
- 8.4.3 Interconnection Networks 501
- 8.4.4 Shared Memory Multiprocessors 506
- 8.4.5 Distributed Computing 510

#### © Jones & Bartlett Learning LLC, an Ascend Learning Company. NOT FOR SALE OR DISTRIBUTION.

485

### 8.5 Alternative Parallel Processing Approaches 514

- 8.5.1 Dataflow Computing 514
- 8.5.2 Neural Networks 517
- 8.5.3 Systolic Arrays 521

# 8.6 Quantum Computing 522

Chapter Summary 526 Further Reading 527 References 528 Review of Essential Terms and Concepts 530 Exercises 531

| CHAPTER | Topics in Embedded Systems                                   |                                                  | 535 |  |
|---------|--------------------------------------------------------------|--------------------------------------------------|-----|--|
| 9       | 9.1                                                          | Introduction 535                                 |     |  |
|         | 9.2                                                          | An Overview of Embedded Hardware 537             |     |  |
|         |                                                              | 9.2.1 Off-the-Shelf Embedded System Hardware 537 |     |  |
|         |                                                              | 9.2.2 Configurable Hardware 541                  |     |  |
|         |                                                              | 9.2.3 Custom-Designed Embedded Hardware 548      |     |  |
|         | 9.3                                                          | An Overview of Embedded Software 557             |     |  |
|         |                                                              | 9.3.1 Embedded Systems Memory Organization 557   |     |  |
|         |                                                              | 9.3.2 Embedded Operating Systems 558             |     |  |
|         |                                                              | 9.3.3 Embedded Systems Software Development 562  |     |  |
|         | Chapter Summary 564                                          |                                                  |     |  |
|         | Further                                                      | Further Reading 566                              |     |  |
|         | References 567<br>Review of Essential Terms and Concepts 568 |                                                  |     |  |
|         |                                                              |                                                  |     |  |
|         | Exercises 569                                                |                                                  |     |  |
|         |                                                              |                                                  |     |  |
|         |                                                              |                                                  |     |  |
|         | Perfo                                                        | ormance Measurement and Analysis                 | 571 |  |
| 10      | 10.1                                                         | Introduction 571                                 |     |  |
|         | 10.2                                                         | Computer Performance Equations 572               |     |  |
|         | 10.3                                                         | Mathematical Preliminaries 573                   |     |  |
|         |                                                              | 10.3.1 What the Means Mean 574                   |     |  |
|         |                                                              | 10.3.2 The Statistics and Semantics 580          |     |  |
|         | 10.4                                                         | Benchmarking 581                                 |     |  |

- 10.4.1 Clock Rate, MIPS, and FLOPS 583
- 10.4.2 Synthetic Benchmarks: Whetstone, Linpack, and Dhrystone 584

- 10.4.3 Standard Performance Evaluation Corporation Benchmarks 586
- 10.4.4 Transaction Processing Performance Council Benchmarks 588
- 10.4.5 System Simulation 592

#### **10.5** CPU Performance Optimization 595

- 10.5.1 Branch Optimization 595
- 10.5.2 Use of Good Algorithms and Simple Code 598

#### 10.6 Disk Performance 601

- 10.6.1 Understanding the Problem 602
- 10.6.2 Physical Considerations 603
- 10.6.3 Logical Considerations 604

Chapter Summary 609

Further Reading 610

References 611

Review of Essential Terms and Concepts 612

Exercises 613

CHAPTER

#### System Software (Available in the eBook)

- 11.1 Introduction 617
- 11.2 Operating Systems 618
  - 11.2.1 Operating Systems History 619
  - 11.2.2 Operating System Design 624
  - 11.2.3 Operating System Services 626

#### 11.3 Protected Environments 630

- 11.3.1 Virtual Machines 631
- 11.3.2 Subsystems and Partitions 634
- 11.3.3 Protected Environments and the Evolution of Systems Architectures 636

#### 11.4 Programming Tools 637

- 11.4.1 Assemblers and Assembly 638
- 11.4.2 Link Editors 641
- 11.4.3 Dynamic Link Libraries 642
- 11.4.4 Compilers 644
- 11.4.5 Interpreters 648

#### 11.5 Java: All of the Above 649

Chapter Summary 657

Further Reading 658

References 659

Review of Essential Terms and Concepts 660

Exercises 661

617

| 12 |         |                                                                                           |  |  |
|----|---------|-------------------------------------------------------------------------------------------|--|--|
|    | 12.1    | Introduction 663                                                                          |  |  |
|    | 12.2    | Early Business Computer Networks 663                                                      |  |  |
|    | 12.3    | Early Academic and Scientific Networks: The Roots and Architecture<br>of the Internet 664 |  |  |
|    | 12.4    | Network Protocols I: ISO/OSI Protocol Unification 667                                     |  |  |
|    |         | 12.4.1 A Parable 668                                                                      |  |  |
|    |         | 12.4.2 The OSI Reference Model 669                                                        |  |  |
|    | 12.5    | Network Protocols II: TCP/IP Network Architecture 673                                     |  |  |
|    |         | 12.5.1 The IP Layer for Version 4 674                                                     |  |  |
|    |         | 12.5.2 The Trouble with IP Version 4 675                                                  |  |  |
|    |         | 12.5.3 Transmission Control Protocol 679                                                  |  |  |
|    |         | 12.5.4 The TCP Protocol at Work 682                                                       |  |  |
|    |         | 12.5.5 IP Version 6 686                                                                   |  |  |
|    | 12.6    | Network Organization 693                                                                  |  |  |
|    |         | 12.6.1 Physical Transmission Media 693                                                    |  |  |
|    |         | 12.6.2 Interface Cards 700                                                                |  |  |
|    |         | 12.6.3 Repeaters 701                                                                      |  |  |
|    |         | 12.6.4 Hubs 701                                                                           |  |  |
|    |         | 12.6.5 Switches 702                                                                       |  |  |
|    |         | 12.6.6 Bridges and Gateways 703                                                           |  |  |
|    |         | 12.6.7 Routers and Routing 704                                                            |  |  |
|    | Chapter | er Summary 713                                                                            |  |  |
|    | Further | r Reading 714                                                                             |  |  |
|    | Referer | nces 715                                                                                  |  |  |
|    | Review  | v of Essential Terms and Concepts 716                                                     |  |  |
|    | Exercis | ses 716                                                                                   |  |  |

| CHAPTER<br>13 | Selected Storage Systems and Interfaces (Available in the eBook) |                                          |  |
|---------------|------------------------------------------------------------------|------------------------------------------|--|
|               | 13.1                                                             | Introduction 721                         |  |
|               | 13.2                                                             | SCSI Architecture 722                    |  |
|               |                                                                  | 13.2.1 "Classic" Parallel SCSI 723       |  |
|               |                                                                  | 13.2.2 The SCSI Architecture Model-3 726 |  |
|               | 13.3                                                             | Internet SCSI 734                        |  |
|               | 13.4                                                             | Storage Area Networks 736                |  |
|               |                                                                  |                                          |  |

### 13.5 Other I/O Connections 737

- 13.5.1 Parallel Buses: XT to ATA 737
- 13.5.2 Serial ATA and Serial Attached SCSI 739
- 13.5.3 Peripheral Component Interconnect 739
- 13.5.4 A Serial Interface: USB 740

# 13.6 Cloud Storage 742

Chapter Summary 743 Further Reading 744 References 745 Review of Essential Terms and Concepts 746 Exercises 746

APPENDIX Data Structures and the Computer (Available in the eBook) A-1 Α **A**.1 **Introduction A-1** A.2 Fundamental Structures A-1 A.2.1 Arrays A-1 A.2.2 Queues and Linked Lists A-3 A.2.3 Stacks A-4 A.3 Trees A-7 Network Graphs A-13 A.4 Summary A-16 Further Reading A-16 References A-16 Exercises A-17

# Glossary

# **Answers and Hints for Selected Exercises**

Index

© Jones & Bartlett Learning LLC, an Ascend Learning Company. NOT FOR SALE OR DISTRIBUTION.

\_\_\_\_\_

ANS-1

G-1

© Jones & Bartlett Learning LLC, an Ascend Learning Company. NOT FOR SALE OR DISTRIBUTION.

# Preface

# TO THE STUDENT

This is a book about computer organization and architecture. It focuses on the function and design of the various components necessary to process information digitally. Computing systems are presented as a series of layers, starting with low-level hardware and progressing to higher-level software, including assemblers and operating systems. These levels constitute a hierarchy of virtual machines. The study of computer organization focuses on this hierarchy and the issues involved with how to partition the levels and how each level is implemented. The study of computer architecture focuses on the interface between hardware and software, and emphasizes the structure and behavior of the system. The majority of information contained in this textbook is devoted to computer hardware, computer organization and architecture, and their relationship to software performance.

Students invariably ask, "Why, if I am a computer science major, must I learn about computer hardware? Isn't that for computer engineers? Why do I care what the inside of a computer looks like?" As computer users, we probably do not have to worry about this any more than we need to know what our cars look like under the hood in order to drive them. We can certainly write high-level language programs without understanding how these programs execute; we can use various application packages without understanding how they really work. But what happens when the program we have written needs to be faster and more efficient, or the application we are using doesn't do precisely what we want? As computer

© Paggi Eleanor/Shutterstock

scientists, we need a basic understanding of the computer system itself in order to rectify these problems.

There is a fundamental relationship between the computer hardware and the many aspects of programming and software components in computer systems. In order to write good software, it is very important to understand the computer system as a whole. Understanding hardware can help you explain the mysterious errors that sometimes creep into your programs, such as the infamous segmentation fault or bus error. The level of knowledge about computer organization and computer architecture that a high-level programmer must have depends on the task the high-level programmer is attempting to complete.

For example, to write compilers, you must understand the particular hardware to which you are compiling. Some of the ideas used in hardware (such as pipelining) can be adapted to compilation techniques, thus making the compiler faster and more efficient. To model large, complex, real-world systems, you must understand how floating-point arithmetic should work, and how it does work (which are not necessarily the same thing). To write device drivers for video, disks, or other I/O devices, you need a good understanding of I/O interfacing and computer architecture in general. If you want to work on embedded systems, which are usually very resource constrained, you must understand all of the time, space, and price trade-offs. To do research on, and make recommendations for, hardware systems, networks, or specific algorithms, you must acquire an understanding of benchmarking and then learn how to present performance results adequately. Before buying hardware, you need to understand benchmarking and all the ways that others can *manipulate* the performance results to "prove" that one system is better than another. Regardless of our particular area of expertise, as computer scientists, it is imperative that we understand how hardware interacts with software.

You may also be wondering why a book with the word *essentials* in its title is so large. The reason is twofold. First, the subject of computer organization is expansive and it grows by the day. Second, there is little agreement as to which topics from within this burgeoning sea of information are truly essential and which are just helpful to know. In writing this book, one goal was to provide a concise text compliant with the computer architecture curriculum guidelines jointly published by the Association for Computing Machinery (ACM) and the Institute of Electrical and Electronic Engineers (IEEE). These guidelines encompass the subject matter that experts agree constitutes the "essential" core body of knowledge relevant to the subject of computer organization and architecture.

I have augmented the ACM/IEEE recommendations with subject matter that I feel is useful—if not essential—to your continuing computer science studies and to your professional advancement. Topics that will help you in your continuing computer science studies include operating systems, compilers, database management, and data communications. Other subjects are included because they will help you understand how actual systems work in real life.

The hope is that you will find reading this book an enjoyable experience, and that you take time to delve deeper into some of the material being presented. It is my intention that this book will serve as a useful reference long after your formal course is complete. Although this textbook gives you a substantial amount of information, it is only a foundation upon which you can build throughout the remainder of your studies and your career. Successful computer professionals continually add to their knowledge about how computers work. Welcome to the start of your journey.

# TO THE INSTRUCTOR

This book is the outgrowth of two computer science organization and architecture classes taught at Penn State Harrisburg. As the computer science curriculum evolved, the Computer Science faculty found it necessary not only to modify the material taught in the courses, but also to condense the courses from a two-semester sequence into a three-credit, one-semester course. Many other schools have also recognized the need to compress material in order to make room for emerging topics. This new course, as well as this textbook, is primarily for computer science majors and is intended to address the topics in computer organization and architecture with which computer science majors must be familiar. This book not only integrates the underlying principles in these areas, but it also introduces and motivates the topics, providing the breadth necessary for majors while providing the depth necessary for continuing studies in computer science.

The primary objective in writing this book was to change the way computer organization and architecture are typically taught. A computer science major should leave a computer organization and architecture class with not only an understanding of the important general concepts on which the digital computer is founded, but also with a comprehension of how those concepts apply to the real world. These concepts should transcend vendor-specific terminology and design; in fact, students should be able to take concepts given in the specific and translate to the generic and vice versa. In addition, students must develop a firm foundation for further study in the major.

The title of this book, *The Essentials of Computer Organization and Architecture*, is intended to convey that the topics presented in the text are those for which every computer science major should have exposure, familiarity, or mastery. I do not expect students using this textbook to have complete mastery of all topics presented. It is my firm belief, however, that there are certain topics that must be mastered; there are those topics about which students must have a definite familiarity; and there are certain topics for which a brief introduction and exposure are adequate.

I do not feel that concepts presented in sufficient depth can be learned by studying general principles in isolation. I therefore present the topics as an integrated set of solutions, not simply a collection of individual pieces of information. The explanations, examples, exercises, tutorials, and simulators all combine to provide the student with a total learning experience that exposes the inner workings of a modern digital computer at the appropriate level.

This textbook has been written in an informal style, omitting unnecessary jargon, writing clearly and concisely, and avoiding unnecessary abstraction, in hopes of increasing student enthusiasm. I have also broadened the range of topics typically found in a first-level architecture book to include system software, a brief tour of operating systems, performance issues, alternative architectures, and a concise introduction to networking, as these topics are intimately related to computer hardware. Like most books, I have chosen an architectural model, but it is one that was designed with simplicity in mind.

#### Relationship to CS2013

In October 2013, the ACM/IEEE Joint Task Force unveiled Computer Science Curricula 2013 (CS2013). Although the primary concern is the Computer Architecture knowledge area, these guidelines suggest integrating the core knowledge throughout the curriculum. Therefore, I also call attention to additional knowledge areas beyond architecture that are addressed in this book.

CS2013 is a comprehensive revision of CS2008, mostly the result of focusing on the *essential concepts* in the computer science curriculum while still being flexible enough to meet individual institutional needs. These guidelines introduce the notion of Core Tier-1 and Core Tier-2 topics, in addition to elective topics. Core Tier-1 topics are those that should be part of every computer science curriculum. Core Tier-2 topics are those that are considered essential enough that a computer science curriculum should contain 90–100% of these topics. Elective topics are those that allow curricula to provide breadth and depth. The suggested coverage for each topic is listed in lecture hours.

The main change in the Architecture and Organization (AR) knowledge area from CS2008 to CS2013 is a reduction of lecture hours from 36 to 16; however, a new area, System Fundamentals (SF), has been introduced and includes some concepts previously found in the AR module (including hardware building blocks and architectural organization). The interested reader is referred to the CS2013 guidelines (http://www.acm.org/education/curricula-recommendations) for more information on what the individual knowledge areas include.

I am pleased that the sixth edition of *The Essentials of Computer Organization and Architecture* is in direct correlation with the ACM/IEEE CS2013 guidelines for computer organization and architecture, in addition to integrating material from additional knowledge units. Table P.1 indicates which chapters of this textbook satisfy the eight topics listed in the AR knowledge area. For the other knowledge areas, only the topics that are covered in this textbook are listed.

| AR – Architecture                               | Core Tier 1<br>Hours | Core Tier 2<br>Hours | Includes<br>Electives | Chapters          |
|-------------------------------------------------|----------------------|----------------------|-----------------------|-------------------|
| Digital Logic and Digital Systems               |                      | 3                    | N                     | 1, 3, 4           |
| Machine-Level Representation of Data            |                      | 3                    | N                     | 1,2               |
| Assembly-Level Machine Organization             |                      | 6                    | N                     | 1, 4, 5, 7, 8, 11 |
| Memory System Organization and Arch             |                      | 3                    | N                     | 2, 6, 7, 13       |
| Interfacing and Communication                   |                      | 1                    | N                     | 4, 7, 12          |
| Functional Organization                         |                      |                      | Y                     | 4, 5              |
| Multiprocessing and Alternative Archs           |                      |                      | Y                     | 8                 |
| Performance Enhancements                        |                      |                      | Y                     | 8, 10             |
| NC – Networking and Communication               | Core Tier 1<br>Hours | Core Tier 2<br>Hours | Includes<br>Electives | Chapters          |
| Introduction                                    | 1.5                  |                      | N                     | 12                |
| Networked Applications                          | 1.5                  |                      | N                     | 12                |
| Reliable Data Delivery                          |                      | 2                    | N                     | 12                |
| Routing and Forwarding                          |                      | 1.5                  | N                     | 12                |
| OS – Operating Systems                          | Core Tier 1<br>Hours | Core Tier 2<br>Hours | Includes<br>Electives | Chapters          |
| Overview of Operating Systems                   | 2                    |                      | N                     | 11                |
| Memory Management                               |                      | 3                    | N                     | 6                 |
| Virtual Machines                                |                      |                      | Y                     | 11                |
| File Systems                                    |                      |                      | Y                     | 7                 |
| Real-Time and Embedded Systems                  |                      |                      | Y                     | 9                 |
| System Performance Evaluations                  |                      |                      | Y                     | 6, 10             |
| PD – Parallel and Distributed<br>Computing      | Core Tier 1<br>Hours | Core Tier 2<br>Hours | Includes<br>Electives | Chapters          |
| Parallel Architecture                           | 1                    | 1                    | N                     | 8                 |
| Distributed Systems                             |                      |                      | Y                     | 8                 |
| Cloud Computing                                 |                      |                      | Y                     | 1, 8, 13          |
| SF – Systems Fundamentals                       | Core Tier 1<br>Hours | Core Tier 2<br>Hours | Includes<br>Electives | Chapters          |
| Computational Paradigms                         | 3                    |                      | N                     | 3, 4, 8           |
| State and State Machines                        | 6                    |                      | N                     | 3                 |
| Parallelism                                     | 3                    |                      | N                     | 8                 |
| Evaluation                                      | 3                    |                      | N                     | 10                |
| Proximity                                       |                      | 3                    | N                     | 6                 |
| SP – Social Issues and Professional<br>Practice | Core Tier 1<br>Hours | Core Tier 2<br>Hours | Includes<br>Electives | Chapters          |
| History                                         |                      |                      | Y                     | 1                 |

 TABLE P.1
 ACM/IEEE CS2013 Topics Covered in This Book

# Relationship to CC2022

In December 2020, the ACM/IEEE task force released CC2020, Paradigms for Global Computing Education. Instead of listing specific numbers of hours that should be included in various curricula, this report focuses on competencies and developing competency frameworks, thus providing a set of curriculum standards that exist for undergraduate degree programs in computing-related fields. For computer science, the main knowledge areas are listed as software development fundamentals, algorithms and complexity, software engineering, programming languages, discrete structures, systems fundamentals, and computer architecture and organization. The draft competencies listed for computer architecture, and the related chapters of *The Essentials of Computer Organization and Architecture*, are listed in Table P.2.

| AR – Architecture and Organization              | Competency                                                                                                                                                                                                      | Chapters      |
|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| A                                               | Use CAD tools for capture, synthesis, and simulation to evaluate simple building blocks of a simple computer design for a local engineering company.                                                            | 1, 3, 4       |
| В                                               | Evaluate the timing diagram behavior of a simple processor-<br>implemented at the logic circuit level and develop a report<br>expressing the finding.                                                           | 3             |
| С                                               | Write a simple program at the assembly/machine level for string processing and manipulation and for converting numerical data into hexadecimal form.                                                            | 1, 2, 4, 5, 7 |
| D                                               | Implement a fundamental high-level construct in both machine<br>and assembly languages and present the results to a group of<br>peers.                                                                          | 4, 5          |
| E                                               | Calculate the average memory access time under a variety of cache and memory configurations and develop a short report of the findings.                                                                         | 6             |
| NC – Networking and<br>Communication Competency |                                                                                                                                                                                                                 | Chapters      |
| В                                               | Design and implement a simple reliable protocol for an industry<br>network by considering factors that affect the network's<br>performance.                                                                     | 12            |
| С                                               | Contrast fixed and dynamic allocation techniques as well as<br>current approaches to congestion and present the results to<br>company executives.                                                               | 12            |
| OS – Operating<br>Systems                       | rating<br>Competency                                                                                                                                                                                            |               |
| В                                               | Implement software solutions within system constraints of a target system considering its abilities and constraints, and document and explain the implementation to both technical and non-technical audiences. | 11            |
| С                                               | Predict the behavior of systems under random events using<br>knowledge of probability and expectation and inform users of its<br>potential behavior                                                             | 11            |

 TABLE P.2
 CC2020 Competencies Covered in This Book

| PD – Parallel and Dis-<br>tributed Computing                                                                                                                                                                                                          | Competency                                                                                                                                                                                                                                                  | Chapters |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| A                                                                                                                                                                                                                                                     | Design a scalable parallel algorithm for a computer firm<br>by applying task-based decomposition or data-parallel<br>decomposition.                                                                                                                         | 8        |
| D                                                                                                                                                                                                                                                     | Present computational results of the work and span in a program<br>by identifying independent tasks that may be parallelized and<br>determining the critical path for a parallel execution diagram.                                                         | 8        |
| SF – Systems<br>Fundamentals                                                                                                                                                                                                                          | Competency                                                                                                                                                                                                                                                  | Chapters |
| A                                                                                                                                                                                                                                                     | Design a simple sequential problem and a parallel version of<br>the same problem using fundamental building blocks of logic<br>design and use appropriate tools to evaluate the design for a<br>commercial organization and evaluate both problem versions. | 8, 10    |
| В                                                                                                                                                                                                                                                     | Develop a program for a local organization that incorporated<br>error detection and recovery that incorporates appropriate tools<br>for program tracing and debugging.                                                                                      | 2, 10    |
| E                                                                                                                                                                                                                                                     | Calculate average memory access time and describe the tradeoffs in memory hierarchy performance in terms of capacity, miss/hit rate, and access time for a local engineering company.                                                                       | 6        |
| F                                                                                                                                                                                                                                                     | Measure the performance of two application instances running<br>on separate virtual machines at a local engineering company and<br>determine the effect of performance isolation.                                                                           | 10       |
| SP – Social Issues and<br>Professional Practice                                                                                                                                                                                                       | Competency                                                                                                                                                                                                                                                  | Chapters |
| С                                                                                                                                                                                                                                                     | Document industry trends, innovations, and new technologies and produce a report to influence a targeted workspace.                                                                                                                                         | 1        |
| E                                                                                                                                                                                                                                                     | Produce a document that is helpful to others that addresses the effect of societal change due to technology.                                                                                                                                                | 1        |
| G Compare different error detection and correction methods for their data overhead, implementation complexity, and relative execution time for encoding, detecting, and correcting errors and ensure that any error does not affect humans adversely. |                                                                                                                                                                                                                                                             | 2        |

TABLE P.2 (Continued)

### Why Another Text?

No one can deny there is a plethora of textbooks for teaching computer organization and architecture already on the market. In my 40-plus years of teaching these courses, I have used many very good textbooks. However, each time I have taught the course, the content has evolved, and eventually, I discovered I was writing significantly more course notes to bridge the gap between the material in the textbook and the material the Computer Science faculty and I deemed necessary to present in our classes. We found that our course material was migrating from a computer engineering approach to organization and architecture toward a computer science approach to these topics. When the decision was made to fold the organization class and the architecture class into one course, we simply could not find a textbook that covered the material we felt was necessary for our majors, written from a computer science point of view, written without machine-specific terminology, and designed to motivate the topics before covering them.

In this textbook, I hope to convey the spirit of design used in the development of modern computing systems and what effect this has on computer science students. Students, however, must have a strong understanding of the basic concepts before they can understand and appreciate the intangible aspects of design. Most organization and architecture textbooks present a similar subset of technical information regarding these basics. I, however, pay particular attention to the level at which the information should be covered, and to presenting that information in the context that has relevance for computer science students. For example, throughout this book, when concrete examples are necessary, I offer examples for personal computers, enterprise systems, and mainframes, as these are the types of systems most likely to be encountered. I avoid the PC bias prevalent in similar books in the hope that students will gain an appreciation for the differences and similarities between various platforms, as well as the roles they play in today's automated infrastructures. Too often, textbooks forget that motivation is, perhaps, the single most important key in learning. To that end, this textbook includes many real-world examples, while attempting to maintain a balance between theory and application.

# Features

I have included many features in this textbook to emphasize the various concepts in computer organization and architecture, and to make the material more accessible to students. Some of the features are:

- *Sidebars*. These sidebars include interesting tidbits of information that go a step beyond the main focus of the chapter, thus allowing readers to delve further into the material. I include "Null Pointers: Hints and Tips" sidebars focusing on potential problem areas.
- *Real-World Examples.* I have integrated the textbook with examples from real life to give students a better understanding of how technology and techniques are combined for practical purposes.
- *Chapter Summaries.* These sections provide brief yet concise summaries of the main points in each chapter.
- *Further Reading.* These sections list additional sources for those readers who wish to investigate any of the topics in more detail. They contain references to definitive papers and books related to the chapter topics.
- *Review Questions*. Each chapter contains a set of review questions designed to ensure that the reader has a firm grasp of the material.
- *Chapter Exercises.* Each chapter has a broad selection of exercises to reinforce the ideas presented. More challenging exercises are marked with an asterisk.
- Answers to Selected Exercises. To ensure that students are on the right track, this textbook provides answers to representative questions from each chapter. Questions with answers in the back of the text are marked with a diamond.

- *Appendix.* The appendix provides a brief introduction or review of data structures, including topics such as stacks, linked lists, and trees.
- *Glossary*. An extensive glossary includes brief definitions of key terms from the chapters.
- *Index.* An exhaustive index is provided with this book, with multiple cross-references, to make finding terms and concepts easier for the reader.

#### **About the Author**

Linda Null brings to this textbook over 45 years of teaching experience. Her efforts stress the underlying principles of computer organization and architecture and how these topics relate in practice. She includes real-life examples to help students appreciate how these fundamental concepts are applied in the world of computing.

Linda holds a PhD in computer science from Iowa State University, an MS in computer science from Iowa State University, an MS in computer science education from Northwest Missouri State University, an MS in mathematics education from Northwest Missouri State University, and a BS in mathematics and English from Northwest Missouri State University. She has been teaching mathematics and computer science for more than 45 years and is currently the computer science associate program chair at the Pennsylvania State University Harrisburg campus, where she has been a member of the faculty since 1995. She has received numerous teaching awards, including the Penn State University Teaching Fellow Award, the Penn State Harrisburg Teaching Excellence Award, the Thomas A. Eberlein Teaching Excellence Award, and the Penn State Harrisburg School of Science, Engineering, and Technology Excellence in Teaching Award. Her areas of interest include computer organization and architecture, operating systems, computer science education, and computer security.

#### Prerequisites

The typical background necessary for a student using this textbook includes a year of programming experience using a high-level procedural language. Students are also expected to have taken a year of college-level mathematics (calculus or discrete mathematics), as this textbook assumes and incorporates these mathematical concepts. This book assumes no prior knowledge of computer hardware.

A computer organization and architecture class is customarily a prerequisite for an undergraduate operating systems class (students must know about the memory hierarchy, concurrency, exceptions, and interrupts), compilers (students must know about instruction sets, memory addressing, and linking), networking (students must understand the hardware of a system before attempting to understand the network that ties these components together), and of course, any advanced architecture class. This text covers the topics necessary for these courses.

#### General Organization and Coverage

The presentation of concepts in this textbook is an attempt at a concise yet thorough coverage of the topics I feel are essential for the computer science major. I do not feel the best way to do this is by "compartmentalizing" the various topics; therefore, I have chosen a structured yet integrated approach where each topic is covered in the context of the entire computer system.

As with many popular texts, I have taken a bottom-up approach, starting with the digital logic level and building to the application level, which students should be familiar with before starting the class. The text is carefully structured so that the reader understands one level before moving on to the next. By the time the reader reaches the application level, all the necessary concepts in computer organization and architecture have been presented. The goal is to allow the students to tie the hardware knowledge covered in this book to the concepts learned in their introductory programming classes, resulting in a complete and thorough picture of how hardware and software fit together. Ultimately, the extent of hardware understanding has a significant influence on software design and performance. If students can build a firm foundation in hardware fundamentals, this will go a long way toward helping them to become better computer scientists.

The concepts in computer organization and architecture are integral to many of the everyday tasks that computer professionals perform. To address the numerous areas in which a computer professional should be educated, I have taken a high-level look at computer architecture, providing low-level coverage only when deemed necessary for an understanding of a specific concept. For example, when discussing ISAs, many hardware-dependent issues are introduced in the context of different case studies to both differentiate and reinforce the issues associated with ISA design.

The text is divided into 13 chapters and an appendix, as follows:

- **Chapter 1** provides a historical overview of computing in general, pointing out the many milestones in the development of computing systems and allowing the reader to visualize how we arrived at the current state of computing. This chapter introduces the necessary terminology, the basic components in a computer system, the various logical levels of a computer system, and the von Neumann computer model. It provides a high-level view of the computer system, as well as the motivation and necessary concepts for further study.
- Chapter 2 provides thorough coverage of the various means computers use to represent both numerical and character information. Addition, subtraction, multiplication, and division are covered once the reader has been exposed to number bases and the typical numeric representation techniques, including one's complement, two's complement, and BCD. In addition, EBCDIC, ASCII, and Unicode character representations are addressed. Fixed- and floating-point representation are also introduced. Codes for data recording and error detection and correction are covered briefly.
- Chapter 3 is a classic presentation of digital logic and how it relates to Boolean algebra. This chapter covers both combinational and sequential logic in sufficient

detail to allow the reader to understand the logical makeup of more complicated MSI (medium-scale integration) circuits (such as decoders). More complex circuits, such as buses and memory, are also included.

- Chapter 4 illustrates basic computer organization and introduces many fundamental concepts, including the fetch-decode-execute cycle, the data path, clocks and buses, register transfer notation, and, of course, the CPU. A very simple architecture, MARIE, and its ISA are presented to allow the reader to gain a full understanding of the basic architectural organization involved in program execution. MARIE exhibits the classic von Neumann design and includes a program counter, an accumulator, an instruction register, 4096 bytes of memory, and two addressing modes. Assembly language programming is introduced to reinforce the concepts of instruction format, instruction mode, data format, and control that are presented earlier. This is not an assembly language textbook and was not designed to provide a practical course in assembly language programming. The primary objective in introducing assembly is to further the understanding of computer architecture in general. However, a simulator for MARIE is provided so assembly language programs can be written, assembled, and run on the MARIE architecture. The two methods of control, hardwiring and microprogramming, are introduced and compared in this chapter. Finally, Intel and MIPS architectures are compared to reinforce the concepts in the chapter.
- Chapter 5 provides a closer look at instruction set architectures, including instruction formats, instruction types, and addressing modes. Instruction-level pipelining is introduced as well. Real-world ISAs (including Intel<sup>®</sup>, MIPS<sup>®</sup> Technologies, ARM, and Java<sup>™</sup>) are presented to reinforce the concepts presented in the chapter.
- Chapter 6 covers basic memory concepts, such as RAM and the various memory devices, and also addresses the more advanced concepts of the memory hierarchy, including cache memory and virtual memory. This chapter gives a thorough presentation of direct mapping, associative mapping, and set-associative mapping techniques for cache. It also provides a detailed look at paging and segmentation, TLBs, and the various algorithms and devices associated with each. A tutorial and simulator for this chapter is available on the book's website.
- **Chapter 7** provides a detailed overview of I/O fundamentals, bus communication and protocols, and typical external storage devices, such as magnetic and optical disks, as well as the various formats available for each. DMA, programmed I/O, and interrupts are covered as well. In addition, various techniques for exchanging information between devices are introduced. RAID architectures are covered in detail.
- **Chapter 8** provides an overview of alternative architectures that have emerged in recent years. RISC, Flynn's Taxonomy, parallel processors, instruction-level parallelism, multiprocessors, interconnection networks, shared memory systems, cache coherence, memory models, superscalar machines, neural networks, systolic architectures, dataflow computers, quantum computing, and distributed architectures are covered. The main objective in this chapter is to

help the reader realize we are not limited to the von Neumann architecture, and to force the reader to consider performance issues, setting the stage for the next chapter.

- **Chapter 9** covers concepts and topics of interest in embedded systems that have not been covered in previous chapters. Specifically, this chapter focuses on embedded hardware and components, embedded system design topics, the basics of embedded software construction, and embedded operating systems features.
- **Chapter 10** addresses various performance analysis and management issues. The necessary mathematical preliminaries are introduced, followed by a discussion of MIPS, FLOPS, benchmarking, and various optimization issues with which a computer scientist should be familiar, including branch prediction, speculative execution, and loop optimization.
- **Chapter 11** discusses the various programming tools available (such as compilers and assemblers) and their relationship to the architecture of the machine on which they are run. The goal of this chapter is to tie the programmer's view of a computer system with the actual hardware and architecture of the underlying machine. In addition, operating systems are introduced, but only covered in as much detail as applies to the architecture and organization of a system (such as resource use and protection, traps and interrupts, and various other services). Chapter 11 is available online.
- Chapter 12 focuses on network organization and architecture, including network components and protocols. The OSI model and TCP/IP suite are introduced in the context of the Internet. This chapter is by no means intended to be comprehensive. The main objective is to put computer architecture in the correct context relative to network architecture. Chapter 12 is available online.
- **Chapter 13** introduces some popular I/O architectures suitable for large and small systems, including SCSI, ATA, IDE, SATA, PCI, USB, and IEEE 1394. This chapter also provides a brief overview of storage area networks and cloud computing. Chapter 13 is available online.
- Appendix A is a short appendix on data structures that is provided for those situations in which students may need a brief introduction or review of such topics as stacks, queues, and linked lists. Appendix A is available online.

The sequencing of the chapters is such that they can be taught in the given numerical order. However, an instructor can modify the order to better fit a given curriculum if necessary. Figure P.1 shows the prerequisite relationships that exist between various chapters.

### What's New in the Sixth Edition

In the years since the fifth edition of this book was created, the field of computer architecture has continued to grow. In this sixth edition, I have incorporated many



FIGURE P.1 Prerequisite Relationship Between Chapters

of these changes in addition to expanding topics already introduced in the first five editions. The goal in the sixth edition was to update content in all chapters, update references and coverage of modern architecture and technology, add new material, and expand current discussions based on reader comments. Some content (see following) has been moved online in an effort to streamline the textbook. Although I cannot itemize all the changes in this edition, the list that follows highlights those major changes that may be of interest to the reader:

- **Chapter 1** has been updated to include new examples and new sidebars on exascale computing, historical computing devices, and new technologies, as well as additional information on the history of computing. The hardware overview has been updated, with less emphasis on DVDs and CDs, and further information has been added regarding technology such as 5G and 6G. Devices such as Blu-ray discs have been deemphasized and more importance has been placed on computer systems.
- **Chapter 2** has dropped examples involving bases other than 2, 8, and 16. Double dabble also has been dropped. More details and explanations have been provided for the examples in this chapter. The section on error correction/ detection has been consolidated and made more concise. Sidebars on number systems and nanosatellites have been added.
- Chapter 3 has more detailed explanations of gates, circuits, and Kmaps. It also introduces additional sidebars on PLDs, FPGAs, and gates in general.
- **Chapter 4** has expanded the discussion of interrupts and reorganized material so the flow of concepts is more consistent regarding this topic. Explanations of concepts and examples have been extended with more detail.
- **Chapter 5** has been updated to include information on the Raspberry Pi computer. It also has additional material to help make design choices more relevant by connecting the architectural considerations to the implications these decisions have on the programmer.
- Chapter 6 was updated to correct errors.
- **Chapter 7** has an updated I/O process section and an expanded explanation of serial transmissions. Information on solid-state drives and regular hard drives was updated. Flash memory is covered in much more detail than in the previous version.
- Chapter 8 is now Alternative Architectures (it was previously System Software).
- Chapter 9 (Topics in Embedded Systems) was previously Chapter 10.
- Chapter 10 (Performance Measurement and Analysis) was previously Chapter 11.
- Chapter 11 (System Software) was previously Chapter 8 and has been moved online.

For more information on accessing online material, please visit go.jblearning.com /null6e or contact your Account Representative at go.jblearning.com/findmyrep.

#### Intended Audience

This book was originally written for an undergraduate class in computer organization and architecture for computer science majors. Although specifically directed toward computer science majors, the book does not preclude its use by IS and IT majors. This book contains more than sufficient material for a typical one-semester (14 weeks, 42 lecture hours) course; however, all the material in the book cannot be mastered by the average student in a one-semester class. If the instructor plans to cover all topics in detail, a two-semester sequence would be optimal. The organization is such that an instructor can cover the major topic areas at different levels of depth, depending on the experience and needs of the students. Table P.3 gives the instructor an idea of the amount of time required to cover the topics, and also lists the corresponding levels of accomplishment for each chapter.

It is my intention that this book serve as a useful reference long after the formal course is complete.

# **Support Materials**

A textbook is a fundamental tool in learning, but its effectiveness is greatly enhanced by supplemental materials and exercises, which emphasize the major concepts, provide immediate feedback to the reader, and motivate understanding through repetition. The publisher and I have, therefore, created the following ancillary materials for the sixth edition of *The Essentials of Computer Organization and Architecture*. For more information on how to access these resources, please visit go.jblearning.com/null6e.

- Test Bank.
- *Instructor's Manual*. This manual contains answers to exercises. In addition, it provides hints on teaching various concepts and trouble areas often encountered by students.

|         | One Se<br>(42 F                 | emester<br>lours) | Two Se<br>(84 H  | mesters<br>ours)  |
|---------|---------------------------------|-------------------|------------------|-------------------|
| Chapter | Lecture Expected<br>Hours Level |                   | Lecture<br>Hours | Expected<br>Level |
| 1       | 3                               | Mastery           | 3                | Mastery           |
| 2       | 6                               | Mastery           | 6                | Mastery           |
| 3       | 6                               | Mastery           | 6                | Mastery           |
| 4       | 8                               | Mastery           | 8                | Mastery           |
| 5       | 4                               | Familiarity       | 6                | Mastery           |
| 6       | 3                               | Familiarity       | 8                | Mastery           |
| 7       | 2                               | Familiarity       | 6                | Mastery           |
| 8       | 2                               | Familiarity       | 7                | Mastery           |
| 9       | 1                               | Exposure          | 5                | Familiarity       |
| 10      | 2                               | Exposure          | 9                | Mastery           |
| 11      | 2                               | Exposure          | 7                | Mastery           |
| 12      | 2                               | Exposure          | 7                | Mastery           |
| 13      | 1                               | Exposure          | 6                | Mastery           |

 TABLE P.3
 Suggested Lecture Hours

- *PowerPoint Presentations*. These slides contain lecture material appropriate for a one-semester course in computer organization and architecture.
- *Figures and Tables*. For those who wish to prepare their own lecture materials, we provide the figures and tables in downloadable form.
- *Memory Tutorial and Simulator*. This package allows students to apply the concepts on cache and virtual memory.
- *MARIE Simulator*. This package allows students to assemble and run MARIE programs.
- Datapath Simulator. This package allows students to trace the MARIE datapath.
- *Tutorial Software*. Other tutorial software is provided for various concepts in the book.
- An Introduction to MIPS Assembly Language. This supplementary eBook on MIPS Assembly Language can be purchased separately or bundled with the textbook.
- *Intel Assembly Language*. This supplement provides additional information on the Intel Assembly Language.

The exercises, sample exam problems, and solutions have been tested in numerous classes. The *Instructor's Manual*, which includes suggestions for teaching the various chapters in addition to answers for the book's exercises, suggested programming assignments, and sample example questions, is available to instructors who adopt the book. (Please contact your Jones & Bartlett Learning representative at 1-800-832-0034 or visit go.jblearning.com/findmyrep for access to this area of the website.)

#### The Instructional Model: MARIE

In a computer organization and architecture book, the choice of architectural model affects the instructor as well as the students. If the model is too complicated, both the instructor and the students tend to get bogged down in details that really have no bearing on the concepts being presented in class. Real architectures, although interesting, often have far too many peculiarities to make them usable in an introductory class. To make things even more complicated, real architectures change from day to day. In addition, it is difficult to find a book incorporating a model that matches the local computing platform in a given department, noting that the platform, too, may change from year to year.

To alleviate these problems, I have designed my own simple architecture, MARIE, specifically for pedagogical use. MARIE (Machine Architecture that is Really Intuitive and Easy) allows students to learn the essential concepts of computer organization and architecture, including assembly language, without getting caught up in the unnecessary and confusing details that exist in real architectures. Despite its simplicity, it simulates a functional system. The MARIE machine simulator, MarieSim, has a user-friendly GUI that allows students to (1) create and edit source code, (2) assemble source code into machine object code, (3) run machine code, and (4) debug programs.

Specifically, MarieSim has the following features:

- Support for the MARIE assembly language introduced in Chapter 4
- An integrated text editor for program creation and modification
- Hexadecimal machine language object code
- An integrated debugger with single step mode, break points, pause, resume, and register and memory tracing
- A graphical memory monitor displaying the 4096 addresses in MARIE's memory
- A graphical display of MARIE's registers
- Highlighted instructions during program execution
- User-controlled execution speed
- Status messages
- User-viewable symbol tables
- An interactive assembler that lets the user correct any errors and reassemble automatically, without changing environments
- Online help
- Optional core dumps, allowing the user to specify the memory range
- Frames with sizes that can be modified by the user
- A small learning curve, allowing students to learn the system quickly

MarieSim was written in the Java language so that the system would be portable to any platform for which a Java Virtual Machine (JVM) is available. Students of Java may wish to look at the simulator's source code, and perhaps even offer improvements or enhancements to its simple functions.

Figure P.2, the MarieSim Graphical Environment, shows the graphical environment of the MARIE machine simulator. The screen consists of four parts: the menu bar, the central monitor area, the memory monitor, and the message area.

Menu options allow the user to control the actions and behavior of the MARIE simulator system. These options include loading, starting, stopping, setting breakpoints, and pausing programs that have been written in MARIE assembly language.

The MARIE simulator illustrates the process of assembly, loading, and execution, all in one simple environment. Users can see assembly language statements directly from their programs, along with the corresponding machine code (hexadecimal) equivalents. The addresses of these instructions are indicated as well, and users can view any portion of memory at any time. Highlighting is used to indicate the initial loading address of a program in addition to the currently executing instruction while a program runs. The graphical display of the registers and memory allows the student to see how the instructions cause the values in the registers and memory to change.

#### xxxiv Preface

| 5  | Run                                                  | Stop                                                                | Step                                                                                         | Breakpoints                                                                                 | Symbo                                                                                            | l Map                                                             | Ŀ                                                                | lelp                                                             |                                                                  |                                                                  |                                                                  |                                                            |                                                            |                                                                 |   |
|----|------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------------|---|
|    | Ru                                                   | n, Steppin                                                          | ig, Delay, Res                                                                               | tart, Reset, and                                                                            | Core Dump                                                                                        | Alt-R                                                             |                                                                  |                                                                  |                                                                  |                                                                  | -                                                                |                                                            |                                                            |                                                                 | _ |
|    | 000                                                  | - CARCE                                                             | INPUT                                                                                        | - Operana                                                                                   | 5000                                                                                             | AC                                                                | FFE6 H                                                           |                                                                  | x 🔻                                                              |                                                                  | OUTPUT                                                           |                                                            |                                                            |                                                                 |   |
| Ē  | 001                                                  |                                                                     | STORE                                                                                        | с                                                                                           | 200D                                                                                             |                                                                   |                                                                  | 1.000                                                            |                                                                  |                                                                  | 7                                                                |                                                            |                                                            |                                                                 | • |
| 15 | 002                                                  | loop                                                                | CLEAR                                                                                        |                                                                                             | A000                                                                                             | IR                                                                | 400                                                              | BHe                                                              | ex 🔻                                                             |                                                                  | 6                                                                |                                                            |                                                            |                                                                 |   |
| 10 | 003                                                  |                                                                     | LOAD                                                                                         | c                                                                                           | 100D                                                                                             |                                                                   | -                                                                | -                                                                |                                                                  |                                                                  |                                                                  |                                                            |                                                            |                                                                 |   |
|    | 004                                                  |                                                                     | SUBT                                                                                         | b                                                                                           | 400C                                                                                             | MAR                                                               | 00                                                               | B He                                                             | x 🔻                                                              |                                                                  |                                                                  |                                                            |                                                            |                                                                 | Ш |
|    | 005                                                  |                                                                     | OUTPUT                                                                                       |                                                                                             | 6000                                                                                             |                                                                   |                                                                  |                                                                  | _                                                                |                                                                  |                                                                  |                                                            |                                                            |                                                                 |   |
|    | 006                                                  |                                                                     | STORE                                                                                        | c                                                                                           | 200D                                                                                             | MBR                                                               | 002                                                              | 0 He                                                             | × ×                                                              |                                                                  |                                                                  |                                                            |                                                            |                                                                 | ш |
|    | 007                                                  |                                                                     | SUBT                                                                                         | a                                                                                           | 400B                                                                                             | -                                                                 |                                                                  |                                                                  |                                                                  |                                                                  |                                                                  |                                                            |                                                            |                                                                 | Ш |
|    | 008                                                  |                                                                     | SKIPCOND                                                                                     | 400                                                                                         | 8400                                                                                             | PC                                                                | 00                                                               | 8 He                                                             | x 🔻                                                              |                                                                  |                                                                  |                                                            |                                                            | L                                                               |   |
|    | 009                                                  |                                                                     | JUMP                                                                                         | loop                                                                                        | 9002                                                                                             |                                                                   |                                                                  | 1                                                                |                                                                  |                                                                  |                                                                  |                                                            |                                                            |                                                                 | • |
|    | 00A                                                  |                                                                     | HALT                                                                                         |                                                                                             | 7000                                                                                             | INPIT                                                             | 0                                                                | D                                                                |                                                                  | 1                                                                | Dec                                                              | •                                                          | Control                                                    |                                                                 | • |
| Γ  | 000                                                  |                                                                     |                                                                                              |                                                                                             |                                                                                                  |                                                                   |                                                                  |                                                                  |                                                                  |                                                                  |                                                                  |                                                            |                                                            |                                                                 |   |
|    | 000                                                  | a                                                                   | DEC                                                                                          | 32                                                                                          | 0020 👻                                                                                           |                                                                   | 10                                                               |                                                                  |                                                                  | <u>'</u>                                                         |                                                                  | ))                                                         |                                                            |                                                                 |   |
|    | 000<br>010<br>020<br>030<br>040<br>050<br>060<br>070 | a<br>+0<br>5000 2<br>0000 0<br>0000 0<br>0000 0<br>0000 0<br>0000 0 | DEC<br>+1 +2  <br>200D A000<br>2000 0000<br>2000 0000<br>2000 0000<br>2000 0000<br>2000 0000 | 32<br>+3 +4  <br>100D 400C<br>0000 0000<br>0000 0000<br>0000 0000<br>0000 0000<br>0000 0000 | +5 +6<br>6000 200D<br>0000 0000<br>0000 0000<br>0000 0000<br>0000 0000<br>0000 0000<br>0000 0000 | +7<br>400B<br>0000<br>0000<br>0000<br>0000<br>0000<br>0000<br>000 | +8<br>8400<br>0000<br>0000<br>0000<br>0000<br>0000<br>0000<br>00 | +9<br>9002<br>0000<br>0000<br>0000<br>0000<br>0000<br>0000<br>00 | +A<br>7000<br>0000<br>0000<br>0000<br>0000<br>0000<br>0000<br>00 | +B<br>0020<br>0000<br>0000<br>0000<br>0000<br>0000<br>0000<br>00 | +C<br>0001<br>0000<br>0000<br>0000<br>0000<br>0000<br>0000<br>00 | +D<br>0006<br>0000<br>0000<br>0000<br>0000<br>0000<br>0000 | +E<br>0000<br>0000<br>0000<br>0000<br>0000<br>0000<br>0000 | +F<br>0000<br>0000<br>0000<br>0000<br>0000<br>0000<br>0000<br>0 |   |

FIGURE P.2 The MarieSim Graphical Environment

#### If You Find an Error

The publisher and I have attempted to make this book as technically accurate as possible, but even though the manuscript has been through numerous proofreadings, errors have a way of escaping detection. We would greatly appreciate hearing from readers who find any errors that need correcting. Your comments and suggestions are always welcome.

#### Credits and Acknowledgments

Few books are entirely the result of one or two people's unaided efforts, and this one is no exception. Writing a textbook is a formidable task and only possible with a combined effort, and I find it impossible to adequately thank those who have made this book possible. If, in the following acknowledgments, I inadvertently omit anyone, I humbly apologize.

A number of people have contributed to the sixth edition of this book. I would first like to thank all of the reviewers for their careful evaluations of previous editions and their thoughtful written comments. In addition, I am grateful for the many readers who have emailed useful ideas and helpful suggestions. I extend a special thanks to Julia Lobur, Karishma Rao, and Sean Willeford for their time and effort in producing a quality software.

I would also like to thank the individuals at Jones & Bartlett Learning who worked closely with me to make this sixth edition possible. I am very grateful for their professionalism, commitment, and hard work on the sixth edition.

I would personally like to posthumously thank my husband, Tim Wahls, for his patience and for putting up with the almost daily compromises necessitated by my writing this book—including missing our annual fly-fishing vacation and forcing our horses into prolonged pasture ornament status. I consider myself amazingly lucky to have been married to such a wonderful man and miss him every single day. I extend my heartfelt thanks to my mentor, Merry McDonald, who taught me the value and joys of learning and teaching, and doing both with integrity. I would also like to thank my friend and colleague, Thang Bui, for all of his support and encouragement from the very beginning. I would also like to thank Tim Geisweit for his contributions to this new edition.

© Jones & Bartlett Learning LLC, an Ascend Learning Company. NOT FOR SALE OR DISTRIBUTION.